DocumentCode :
938917
Title :
Radix-4 modules for high-performance bit-serial computation
Author :
Smith, S.G. ; Denyer, P.B.
Author_Institution :
University of Edinburgh, Department of Electrical Engineering, Edinburgh, UK
Volume :
134
Issue :
6
fYear :
1987
fDate :
11/1/1987 12:00:00 AM
Firstpage :
271
Lastpage :
276
Abstract :
We describe a technique to double the throughput of bit-serial computational networks, while retaining the many advantages associated with this architectural approach. In essence this technique relies on a 2-wire radix-4 representation of serial data: a step towards bit parallelism. As the cost of data storage associated with bit-serial architectures is not increased by this technique, it has a favourable effect on overall area-time product. Novel use of the well-known modified-Booth recoding multiplication algorithm results in further area savings. A set of functional building blocks and interfacing conventions is outlined, forming the basis of a cell library for use in a silicon compilation environment.
Keywords :
computerised signal processing; digital arithmetic; modules; 2-wire radix-4 representation; area-time product; bit parallelism; cell library; functional building blocks; high-performance bit-serial computation; modules; serial data; silicon compilation environment;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings E
Publisher :
iet
ISSN :
0143-7062
Type :
jour
DOI :
10.1049/ip-e.1987.0046
Filename :
4647184
Link To Document :
بازگشت