DocumentCode :
941525
Title :
Design of high-speed fully serial tree multiplier
Author :
McCrea, P.G. ; Matheson, W.S.
Author_Institution :
University of Essex, Man-Machine Systems Laboratory, Department of Engineering Science, Colchester, UK
Volume :
128
Issue :
1
fYear :
1981
fDate :
1/1/1981 12:00:00 AM
Firstpage :
13
Lastpage :
20
Abstract :
The paper describes and compares three different designs for a high-speed two´s-complement, fullyserial tree multiplier, the first of which uses a correction technique, the second Booth´s algorithm, and the third employs sign extension. All three designs, each of which possess advantages for different applications, may be clocked at the ceiling frequency determined by the delay through an adder and a flip-flop. Each design was simulated functionally at the gate level, an exercise that revealed several shortcomings and redundancies in what had been considered to be an optimal design. The importance of simulation for design verification in such cases is stressed and a straightforward method for accomplishing it, based on a synchronousstate machine approach and using a general-purpose language (Pascal), is presented.
Keywords :
flip-flops; logic design; multiplying circuits; Booth´s algorithm; PASCAL; adder; ceiling frequency; flip-flop; general-purpose language; high-speed fully serial tree multiplier; logic design; sign extension; synchronous-state machine; two´s complement multiplication;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings E
Publisher :
iet
ISSN :
0143-7062
Type :
jour
DOI :
10.1049/ip-e.1981.0003
Filename :
4647608
Link To Document :
بازگشت