Title : 
An Ultra-Low-Power and Portable Digitally Controlled Oscillator for SoC Applications
         
        
            Author : 
Sheng, Duo ; Chung, Ching-Che ; Lee, Chen-Yi
         
        
            Author_Institution : 
Nat. Chiao Tung Univ., Hsinchu
         
        
        
        
        
        
        
            Abstract : 
In this paper, a novel ultra-low-power digitally controlled oscillator (DCO) with cell-based design for system-on-chip (SoC) applications is presented. Based on the proposed segmental delay line (SDL) and hysteresis delay cell (HDC), the power consumption can be saved by 70% and 86.2% in coarse-tuning and fine-tuning stages, respectively, as compared with conventional approaches. Besides, the proposed DCO employs a cascade-stage structure to achieve high resolution and wide range at the same time. Measurement results show that power consumption of the proposed DCO can be improved to 140 muW (@200 MHz) with 1.47-ps resolution. In addition, the proposed DCO can be implemented with standard cells, making it easily portable to different processes and very suitable for SoC applications.
         
        
            Keywords : 
VHF oscillators; delay lines; digital phase locked loops; power consumption; system-on-chip; SoC; cascade-stage structure; cell-based design; digitally controlled oscillator; hysteresis delay cell; power 140 muW; power consumption; segmental delay line; system-on-chip; ultra-low-power oscillator; All-digital phase-locked loop (ADPLL); cell-based design; digitally controlled oscillator (DCO); hysteresis delay cell (HDC); portable; segmental delay line (SDL);
         
        
        
            Journal_Title : 
Circuits and Systems II: Express Briefs, IEEE Transactions on
         
        
        
        
        
            DOI : 
10.1109/TCSII.2007.903782