DocumentCode :
942625
Title :
Impact of Sampling Clock Phase Noise on \\Sigma \\Delta Frequency Discriminators
Author :
Kwon, Jiuk ; Bakkaloglu, Bertan
Author_Institution :
Arizona State Univ., Tempe
Volume :
54
Issue :
11
fYear :
2007
Firstpage :
949
Lastpage :
953
Abstract :
SigmaDelta frequency discriminators (SigmaDeltaFDs) convert instantaneous frequency deviations of a carrier signal to digital. They are used for decoding narrowband phase or frequency modulated signals in communication receivers, self calibration of RF frequency synthesizers and in digital phase locked loops. In this paper, the impact of reference (sampling) clock phase noise on a SigmaDeltaFD´s spurious-free dynamic range (SFDR) is derived. It is shown that for SigmaDeltaFDs with jittered sampling clock, in addition to FM sidebands, a high baseband tonal content is generated degrading overall SFDR. The reference clock phase noise impact is derived mathematically, and two commonly used SigmaDeltaFDs circuits are designed and implemented to verify the results experimentally. Experimental results are shown to match the theoretical prediction of SFDR within 3 dB.
Keywords :
circuit noise; clocks; discriminators; jitter; phase noise; sigma-delta modulation; FM sidebands; RF frequency synthesizers; SigmaDelta frequency discriminators; baseband tonal content; carrier signal; clock jitter; communication receivers; digital phase locked loops; frequency modulated signals; instantaneous frequency deviations; jittered sampling clock; narrowband phase; reference clock phase noise; sampling clock phase noise; self calibration; spurious-free dynamic range; $Sigma Delta$ modulators; Clock Jitter; frequency discriminators;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2007.903783
Filename :
4358621
Link To Document :
بازگشت