DocumentCode :
945154
Title :
New cost-effective VLSI implementation of a 2-D discrete cosine transform and its inverse
Author :
Gong, Danian ; He, Yun ; Cao, Zhigang
Author_Institution :
ESS Inc., Fremont, CA, USA
Volume :
14
Issue :
4
fYear :
2004
fDate :
4/1/2004 12:00:00 AM
Firstpage :
405
Lastpage :
415
Abstract :
This paper first reviewed the two-dimensional discrete cosine transform (2-D DCT) and inverse DCT (IDCT) architectures. Then a new VLSI architecture, namely the transpose free row column decomposition method (TF-RCDM), for 2-D DCT/IDCT is proposed. The new RCDM architecture replaces the transpose circuits with permutation networks and parallel memory modules. As results, the timing overhead of I/O operations is eliminated and the hardware complexity is largely reduced. An accuracy testing system is designed to find the optimum word-length parameters. Based on the accuracy testing system, the proposed architecture has achieved the smallest word-length among the reported 2-D DCT architectures. Synthesis results showed that with 0.25-μm CMOS technology library, the area was about 1.5 mm2 and the speed was about 125 MHz.
Keywords :
CMOS integrated circuits; VLSI; digital signal processing chips; discrete cosine transforms; video coding; 0.25 mum; 125 MHz; 2D discrete cosine transform; CMOS technology library; VLSI implementation; accuracy testing system; complementary metal oxide semiconductor; inverse DCT; optimum word-length parameters; transpose free row column decomposition method; very large scale integration; CMOS technology; Circuit testing; Discrete cosine transforms; Hardware; Helium; Laboratories; Matrix decomposition; System testing; Two dimensional displays; Very large scale integration;
fLanguage :
English
Journal_Title :
Circuits and Systems for Video Technology, IEEE Transactions on
Publisher :
ieee
ISSN :
1051-8215
Type :
jour
DOI :
10.1109/TCSVT.2004.825575
Filename :
1281815
Link To Document :
بازگشت