Title :
Combined hierarchical placement algorithm for row-based layouts
Author :
Kim, Chong-Kwon ; Kim, Wonhee ; Shin, Hae-Young ; Rhee, K. ; Chung, Hum ; Kim, Jung-Ho
Author_Institution :
Dept. of Electron. Eng., Han Yang Univ., Kyungki Do, South Korea
Abstract :
A hierarchical placement algorithm which combines mincut partitioning and simulated annealing has been developed. The objective of mincut partitioning is to minimise the number of crossing nets, while the objective of placement by simulated annealing is usually to minimise the total estimated wire length. The combined placement algorithm can optimise both the routing density and the estimated wire length. For efficiency, the placement is performed using multiple levels of hierarchy in the top-down direction. Several standard-cell and sea-of-gates (SOG) circuits are placed using this algorithm and promising results are obtained.<>
Keywords :
cellular arrays; circuit layout CAD; logic CAD; logic arrays; network routing; simulated annealing; crossing nets; hierarchical placement algorithm; mincut partitioning; routing density; row-based layouts; sea-of-gates circuits; simulated annealing; standard cells; top-down direction; total estimated wire length;
Journal_Title :
Electronics Letters
DOI :
10.1049/el:19931005