DocumentCode :
952609
Title :
A Bus-Encoding Scheme for Crosstalk Elimination in High-Performance Processor Design
Author :
Hsieh, Wen-Wen ; Chen, Po-Yuan ; Wang, Chun-Yao ; Hwang, TingTing
Author_Institution :
Nat. Tsing Hua Univ., Hsinchu
Volume :
26
Issue :
12
fYear :
2007
Firstpage :
2222
Lastpage :
2227
Abstract :
A crosstalk effect leads to increases in delay and power consumption and, in the worst-case scenario, to inaccurate results. With the scale down of technology to deep-submicrometer level, the crosstalk effect between adjacent wires becomes more and more serious, particularly between long on-chip buses. In this paper, we propose a deassembler/assembler technique to eliminate undesirable crosstalk effects on bus transmission. By taking advantage of the prefetch process, where the instruction/data fetch rate is always higher than the instruction/data commit rate, the proposed method incurs almost no penalty in terms of dynamic instruction count. In addition, when the bus width is 128 b, the required number of extra bus wires is only 7 as compared to the 85 extra bus wires needed in the work of Victor and Keutzer.
Keywords :
crosstalk; integrated circuit design; logic design; microprocessor chips; system buses; adjacent wires; bus transmission; bus-encoding scheme; crosstalk effect; crosstalk elimination; deassembler/assembler technique; deep-submicrometer level; dynamic instruction count; high-performance processor design; instruction/data commit rate; instruction/data fetch rate; on-chip buses; prefetch process; Architecture; crosstalk; high-performance; instruction/data bus;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2007.907260
Filename :
4359937
Link To Document :
بازگشت