Title :
Enhancing leakage suppression in carbon-rich silicon junctions
Author :
Chung Foong Tan ; Eng Fong Chor ; Hyeokjae Lee ; Quek, E. ; Lap Chan
Author_Institution :
Dept. of Electr. & Comput. Eng., Nat. Univ. of Singapore, Singapore
fDate :
6/1/2006 12:00:00 AM
Abstract :
Carbon-incorporated devices exhibit an increase in junction leakage relative to pure Si devices. The authors demonstrate that a leakage suppression of /spl sim/ 50 times can be achieved in carbon-rich (Si:C) junctions. This is accomplished by a prolonged annealing for 1 to 10 min at 850 /spl deg/C (much lower than typical annealing temperature of >1000/spl deg/C) and is attributed to a decrease in interstitial carbon concentration. After a 10-min annealing, the Si:C junctions display a leakage of 4×10/sup -13/ A/μm, which is much lower than that of 1050 /spl deg/C spike annealed Si junctions and well within the I/sub off/ requirements of low-standby-power device at the 45-nm node. Carbon-incorporated transistors with a gate length of 0.18 μm exhibit an I/sub off/ reduction of /spl sim/ 10 times, compared to pure Si transistors, and both transistors have a similar subthreshold slope of 81 mV/dec.
Keywords :
MOSFET; annealing; carbon; semiconductor junctions; silicon; 0.18 micron; 1 to 10 mins; 1050 C; 45 nm; 850 C; C; Si; annealing; carbon-incorporated devices; carbon-incorporated transistors; carbon-rich silicon junctions; interstitial carbon concentration; junction leakage; leakage suppression; Annealing; Boron; Degradation; Displays; Implants; MOSFET circuits; Optical device fabrication; Silicon; Substrates; Temperature; Carbon; end of range (EOR); junction leakage; solid-phase epitaxial (SPE);
Journal_Title :
Electron Device Letters, IEEE
DOI :
10.1109/LED.2006.874127