DocumentCode :
953086
Title :
A clock generator with cascaded dynamic frequency counting loops for wide multiplication range applications
Author :
Chen, Pao-Lung ; Chung, Ching-Che ; Yang, Jyh-Neng ; Lee, Chen-Yi
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Volume :
41
Issue :
6
fYear :
2006
fDate :
6/1/2006 12:00:00 AM
Firstpage :
1275
Lastpage :
1285
Abstract :
This work presents a clock generator with cascaded dynamic frequency counting (DFC) loops for wide multiplication range applications. The DFC loop, which uses variable time period to estimate and tune the frequency of the digitally controlled oscillator (DCO), enhances the resolution of frequency detection. The conventional phase-frequency detector (PFD) and programmable divider are replaced with a digital arithmetic comparator and a DCO timing counter. The value in the DCO timing counter is separated into quotient and remainder vectors. A threshold region is set in the remainder vector to reduce the influence of jitter variation in frequency detection. The loop stability can be retained by cascading two DFC loops when the multiplication factor (N) is large. The proposed clock generator achieves a multiplication range from 4 to 13 888 with output peak-to-peak jitter less than 2.8% of clock period. A test chip for the proposed clock generator is fabricated in 0.18-μm CMOS process with core area of 0.16 mm2. Power consumption is 15 mW @ 378 MHz with 1.8-V supply voltage.
Keywords :
CMOS digital integrated circuits; clocks; comparators (circuits); digital arithmetic; digital phase locked loops; frequency multipliers; phase locked oscillators; synchronisation; timing circuits; 0.18 micron; 1.8 V; 15 mW; 378 MHz; CMOS process; DCO timing counter; cascaded dynamic frequency counting loop stability; clock generator; digital arithmetic comparator; digitally controlled oscillator; frequency detection; jitter variation; variable time period DFC loop; wide frequency multiplication range; Clocks; Counting circuits; Digital control; Digital-to-frequency converters; Frequency estimation; Frequency locked loops; Jitter; Oscillators; Phase frequency detector; Timing; Clock generator; digitally controlled oscillator (DCO); digitally controlled varactor (DCV); dynamic frequency counting (DFC); phase-locked loop (PLL);
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2006.874273
Filename :
1637592
Link To Document :
بازگشت