DocumentCode :
954425
Title :
A 0.9 V 96 μW Fully Operational Digital Hearing Aid Chip
Author :
Kim, Sunyoung ; Cho, Namjun ; Song, Seong-Jun ; Yoo, Hoi-Jun
Author_Institution :
Korea Adv. Inst. of Sci. & Technol., Daejeon
Volume :
42
Issue :
11
fYear :
2007
Firstpage :
2432
Lastpage :
2440
Abstract :
A 0.9 V 96 muW fully operational low-power digital hearing aid chip is proposed and implemented. An internal status controller is introduced to achieve full operation of the adaptive-SNR analog front end. Dedicated DSP with an additional volume control parameter eliminates any internal overflow and enables the hearing aid to be customized for each individual user. When the input audio band is split into a low band and a high band, the audio signal can be processed coarsely. In addition, fine processing of the high-band signal can be obtained with a low-power automatic gain control (AGC) comprising a digital comparator and a subtraction unit. A heterogeneous Sigma-Delta DAC reduces the power consumption of the interpolation filter without degrading performance by allowing different frequencies between the input signal and the sampling clock of the Sigma-Delta modulator. Compared with a conventional Sigma-Delta DAC, the heterogeneous Sigma-Delta DAC reduces the power dissipation by 40.4% and the area occupation by 40.5%, and it has a reported error rate of only 0.16%. The fabricated chip achieves a 79 dB peak SNR with 4.1 muVrms of input-referred noise voltage. The core area is 2.8 mm x 1.1 mm in a 0.18 mum standard CMOS process.
Keywords :
CMOS integrated circuits; biomedical electronics; comparators (circuits); hearing aids; low-power electronics; sigma-delta modulation; CMOS process; Sigma-Delta modulator; adaptive-SNR analog front end; additional volume control parameter; audio signal; digital comparator; fully operational digital hearing aid chip; heterogeneous Sigma-Delta DAC; high-band signal; input audio band; internal status controller; interpolation filter; low-power automatic gain control; power 96 muW; sampling clock; size 0.18 mum; size 1.1 mm; size 2.8 mm; subtraction unit; voltage 0.9 V; Auditory system; Degradation; Delta-sigma modulation; Digital signal processing chips; Energy consumption; Filters; Frequency; Gain control; Interpolation; Signal processing; Adaptive-SNR analog front end; dedicated DSP; digital hearing aid; heterogeneous $Sigmahbox{-}Delta$ DAC; internal status controller;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2007.907198
Filename :
4362097
Link To Document :
بازگشت