DocumentCode :
9545
Title :
Low-frequency dc bus ripple cancellation in single phase pulse-width modulation inverters
Author :
Mahadeva Iyer, Vishnu ; John, Vinod
Author_Institution :
GE Global Res., John F Welch Technol. Centre, Bangalore, India
Volume :
8
Issue :
4
fYear :
2015
fDate :
4 2015
Firstpage :
497
Lastpage :
506
Abstract :
This study presents a topology for a single-phase pulse-width modulation (PWM) converter which achieves low-frequency ripple reduction in the dc bus even when there are grid frequency variations. A hybrid filter is introduced to absorb the low-frequency current ripple in the dc bus. The control strategy for the proposed filter does not require the measurement of the dc bus ripple current. The design criteria for selecting the filter components are also presented in this study. The effectiveness of the proposed circuit has been tested and validated experimentally. A smaller dc-link capacitor is sufficient to keep the low-frequency bus ripple to an acceptable range in the proposed topology.
Keywords :
PWM invertors; PWM power convertors; power capacitors; power control; power filters; power grids; PWM converter; control strategy; dc bus; design criteria; grid frequency variations; hybrid filter components; low-frequency current ripple cancellation; single phase pulse-width modulation inverters; smaller dc-link capacitor;
fLanguage :
English
Journal_Title :
Power Electronics, IET
Publisher :
iet
ISSN :
1755-4535
Type :
jour
DOI :
10.1049/iet-pel.2014.0320
Filename :
7073770
Link To Document :
بازگشت