DocumentCode :
955547
Title :
Practical scheduling and line optimization technology for ASIC manufacturing lines
Author :
Hasimoto, C. ; Takeda, Tadao ; Tazawa, Satoshi ; Sakurai, Tetsuma
Author_Institution :
LSI Lab., NTT, Atsugi, Japan
Volume :
16
Issue :
4
fYear :
1993
fDate :
6/1/1993 12:00:00 AM
Firstpage :
407
Lastpage :
411
Abstract :
The problem of obtaining quick product turnaround time (TAT) as well as high throughput on application specific integrated circuit (ASIC) manufacturing lines, is addressed. To achieve both, efficient lot management and line operation are required. An automatic scheduler and method of customization to increase scheduling efficiency, which have been developed for satisfying these requirements, simultaneously are described. Simulations with the scheduler yielded the concept of line performance curves (LPCs). Based on the techniques discussed, a line management algorithm that places emphasis on TAT has been developed. It employs a due date management chart (DMC) and a lot release control chart (LCC). These developments make possible huge improvements in the efficiency of ASIC manufacturing lines
Keywords :
application specific integrated circuits; computer aided production planning; integrated circuit manufacture; production control; ASIC manufacturing lines; TAT; automatic scheduler; due date management chart; line management algorithm; line optimization technology; line performance curves; lot management; lot release control chart; product turnaround time; scheduling efficiency; throughput; Application specific integrated circuits; Circuit simulation; Control charts; Integrated circuit manufacture; Integrated circuit technology; Integrated circuit yield; Job shop scheduling; Linear predictive coding; Manufacturing; Throughput;
fLanguage :
English
Journal_Title :
Components, Hybrids, and Manufacturing Technology, IEEE Transactions on
Publisher :
ieee
ISSN :
0148-6411
Type :
jour
DOI :
10.1109/33.237928
Filename :
237928
Link To Document :
بازگشت