Title :
Application of electrical effective channel length and external resistance measurement techniques to a submicrometer CMOS process
Author :
Mountain, David J.
Author_Institution :
US Dept. of Defense, Fort Meade, MD, USA
fDate :
11/1/1989 12:00:00 AM
Abstract :
The practical applications and limitations of four methods for extracting the effective channel length (Leff) and series resistance (Rext) parameters for MOS devices are studied. The methods are: GD (gate drive) using fixed-current Vt or GD(Ids); SBGD (substrate-bias GD) using fixed-current Vt or SBGD (Ids); GD using maximum slope Vt or GD (Gm); and SBGD using maximum slope Vt or SBGD (Gm). Conventional and two LDD (lightly doped drain) structures fabricated in a submicrometer CMOS process are used. The results indicate that all the extraction methods are applicable to both n-channel and p-channel devices, although some are only valid over a small range of gate biases. Inconsistencies in applying Vt calculations to the extraction equations set a lower limit for Vgst of approximately 0.5 V, while the upper limit of 2.0-4.0 V arises due to imprecision in Rds measurements influencing the double regression steps involved in the techniques. The SBGD (Ids) method was applicable over a wider range of bias conditions than the other techniques analyzed and is easier to implement.
Keywords :
CMOS integrated circuits; electric resistance measurement; integrated circuit testing; length measurement; LDD structure; MOS devices; bias conditions; double regression steps; electrical effective channel length; gate drive; length measurement; n-channel devices; p-channel devices; resistance measurement; series resistance; submicrometer CMOS process; substrate-bias gate drive; Analytical models; CMOS process; Electric resistance; Electrical resistance measurement; Equations; Length measurement; MOS devices; MOSFET circuits; Parameter extraction; Semiconductor device modeling; Standards development;
Journal_Title :
Electron Devices, IEEE Transactions on