DocumentCode :
958000
Title :
VLSI architectures for discrete wavelet transforms
Author :
Parhi, Keshab K. ; Nishitani, Takao
Author_Institution :
Dept. of Electr. Eng., Minnesota Univ., Minneapolis, MN, USA
Volume :
1
Issue :
2
fYear :
1993
fDate :
6/1/1993 12:00:00 AM
Firstpage :
191
Lastpage :
202
Abstract :
A folded architecture and a digit-serial architecture are proposed for implementation of one- and two-dimensional discrete wavelet transforms. In the one-dimensional folded architecture, the computations of all wavelet levels are folded to the same low-pass and high-pass filters. The number of registers in the folded architecture is minimized by the use of a generalized life time analysis. The converter units are synthesized with a minimum number of registers using forward-backward allocation. The advantage of the folded architecture is low latency and its drawbacks are increased hardware area, less than 100% hardware utilization, and the complex routing and interconnection required by the converters used. These drawbacks are eliminated in the alternate digit-serial architecture at the expense of an increase in the system latency and some constraints on the wordlength. In latency-critical applications, the use of the folded architecture is suggested. If latency is not so critical, the digit-serial architecture should be used. The use of a combined folded and digit-serial architecture is proposed for implementation of two-dimensional discrete wavelet transforms.<>
Keywords :
VLSI; digital signal processing chips; wavelet transforms; VLSI architectures; digit-serial architecture; discrete wavelet transforms; folded architecture; forward-backward allocation; generalized life time analysis; hardware area; high-pass filters; latency-critical applications; low-pass filters; system latency; wavelet levels; Computer architecture; Delay; Differential equations; Discrete wavelet transforms; Hardware; Integrated circuit interconnections; Power system interconnection; Registers; Routing; Very large scale integration;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/92.238416
Filename :
238416
Link To Document :
بازگشت