DocumentCode :
958018
Title :
An efficient logic emulation system
Author :
Varghese, Joseph ; Butts, Michael ; Batcheller, Jon
Author_Institution :
Mentor Graphics Corp., Wilsonville, OR, USA
Volume :
1
Issue :
2
fYear :
1993
fDate :
6/1/1993 12:00:00 AM
Firstpage :
171
Lastpage :
174
Abstract :
The Realizer, is a logic emulation system that automatically configures a network of field-programmable gate arrays (FPGAs) to implement large digital logic designs, is presented. Logic and interconnect are separated to achieve optimum FPGA utilization. Its interconnection architecture, called the partial crossbar, greatly reduces system-level placement and routing complexity, achieves bounded interconnect delay, scales linearly with pin count, and allows hierarchical expansion to systems with hundreds of thousands of FPGA devices in a fast and uniform way. An actual multiboard system has been built, using 42 Xilinx XC3090 FPGAs for logic. Several designs, including a 32-b CPU datapath, have been automatically realized and operated at speed. They demonstrate very good FPGA utilization. The Realizer has applications in logic verification and prototyping, simulation, architecture development, and special-purpose execution.<>
Keywords :
logic CAD; logic arrays; CPU datapath; FPGA utilization; Realizer; Xilinx XC3090 FPGAs; architecture development; bounded interconnect delay; field-programmable gate arrays; hierarchical expansion; interconnection architecture; large digital logic designs; logic emulation system; logic verification; multiboard system; partial crossbar; routing complexity; system-level placement; Automatic logic units; Emulation; Field programmable gate arrays; Hardware; Integrated circuit interconnections; Logic arrays; Logic design; Logic devices; Pins; Routing;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/92.238418
Filename :
238418
Link To Document :
بازگشت