• DocumentCode
    958046
  • Title

    A Coupled-Simulation-and-Optimization Approach to Nanodevice Fabrication With Minimization of Electrical Characteristics Fluctuation

  • Author

    Li, Yiming ; Yu, Shao-Ming

  • Author_Institution
    Nat. Chiao Tung Univ., Hsinchu
  • Volume
    20
  • Issue
    4
  • fYear
    2007
  • Firstpage
    432
  • Lastpage
    438
  • Abstract
    In this paper, a simulation-based optimization methodology for nanoscale complementary metal-oxide-semiconductor (CMOS) device fabrication is advanced. Fluctuation of electrical characteristics is simultaneously considered and minimized in the optimization procedure. Integration of device and process simulation is implemented to evaluate device performances, where the hybrid intelligent approach enables us to extract optimal recipes which are subject to targeted device specification. Production of CMOS devices now enters the technology node of 65 nm; therefore, random-dopant-induced characteristic fluctuation should be minimized when a set of fabrication parameters is suggested. Verification of the optimization methodology is tested and performed for the 65-nm CMOS device. Compared with realistic fabricated and measured data, this approach can achieve the device characteristics; e.g., for the explored 65-nm n-type MOS field effect transistor, the on-state current > 0.35 mA/mum, the off-state current < 1.5e - 11 A/mum, and the threshold voltage = 0.43 V. Meanwhile, it reduces the threshold voltage fluctuation (sigmavth ~ 0.017 V). This approach provides an alternative to accelerate the tuning of process parameters and benefits manufacturing of nanoscale CMOS devices.
  • Keywords
    CMOS integrated circuits; nanoelectronics; optimisation; semiconductor process modelling; CMOS device; complementary metal-oxide-semiconductor device; coupled-simulation-and-optimization approach; electrical characteristics fluctuation; nanodevice fabrication; CMOS technology; Electric variables; Fabrication; Fluctuations; Nanoscale devices; Optimization methods; Optimized production technology; Performance evaluation; Testing; Threshold voltage; Characteristics fluctuation; complementary metal–oxide-semiconductor (CMOS) fabrication; device simulation; modeling; nanodevices; optimization; process recipe; process simulation; simulation; technology computer-aided (TCAD) design;
  • fLanguage
    English
  • Journal_Title
    Semiconductor Manufacturing, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0894-6507
  • Type

    jour

  • DOI
    10.1109/TSM.2007.907623
  • Filename
    4369343