DocumentCode
960796
Title
Packaging Trade-Offs for an LSI-oriented Very High-Speed Computer, the HITAC M-200H
Author
Chiba, Tsuneyo ; Masaki, Akira ; Furumaya, Kennichi ; Hososaka, Satoshi
Author_Institution
Central Research Lab, Japan
Volume
4
Issue
2
fYear
1981
fDate
6/1/1981 12:00:00 AM
Firstpage
166
Lastpage
172
Abstract
Hardware technologies used and design considerations behind important design decisions in the development of the generalpurpose very high-speed computer, HITAC M-200H, are outlined. The logic and memory make extensive use of large-scale integration (LSI) technology. Trade-offs in LSI application to random logic result in the use of 416 circuit, 0.7 ns emitter-coupled logic (ECL) masterslice LSI´s for most of the processor logic. The advanced cardon-board system combined with forced air cooling accommodates 70K circuits per board on the average, and permits up to 1.7 kW power dissipation per backboard, wiring channel capacities of masterslice LSI´s and logic cards are optimized based on wireability studies. A signal-delay prediction and critical path-delay check system is developed to point out bad paths that will require longer than the permitted delays, prior to the actual building of the machine. These technologies give the M-200H a machine cycle time of less than 40 ns and a processor performance of more than eight million instructions per second (M!PS).
Keywords
Bipolar integrated circuits, logic; Computers; Integrated circuit packaging; Application software; Channel capacity; Cooling; Delay; Hardware; Large scale integration; Logic circuits; Packaging; Power dissipation; Wiring;
fLanguage
English
Journal_Title
Components, Hybrids, and Manufacturing Technology, IEEE Transactions on
Publisher
ieee
ISSN
0148-6411
Type
jour
DOI
10.1109/TCHMT.1981.1135795
Filename
1135795
Link To Document