DocumentCode :
960806
Title :
Low Energy LSI and Packaging for System Performance
Author :
Kanai, Hisao
Author_Institution :
Computer Engineering Division, Nippon Electric Comp., Japan
Volume :
4
Issue :
2
fYear :
1981
fDate :
6/1/1981 12:00:00 AM
Firstpage :
173
Lastpage :
180
Abstract :
By defining "power.time products" of digital functional blocks, processor performance can be quantitatively expressed by a parameter which is the product of equivalent energy UB and the thermal resistance RthetaB. The reduction of UB.RthetaBthrough systemoriented large-scale integration (LSl) technology in both chips and packaging is necessary for raising the level of system performance. Using this concept the correlation between gate energy levels for chips, packages, and processors in a hierarchy have been illustrated in four energy levels of gates: microjoule, 100 pJ, picojoute, and subpicojoule. The low energy current-mode logic (CML) chips and multichip packaging for the NEC ACOS series have been developed to reduce system energy through advanced LSI technology for their high performance.
Keywords :
Bipolar integrated circuits, logic; Integrated circuit packaging; Delay effects; Digital circuits; Energy states; Large scale integration; Logic; National electric code; Packaging; System performance; Thermal factors; Thermal resistance;
fLanguage :
English
Journal_Title :
Components, Hybrids, and Manufacturing Technology, IEEE Transactions on
Publisher :
ieee
ISSN :
0148-6411
Type :
jour
DOI :
10.1109/TCHMT.1981.1135796
Filename :
1135796
Link To Document :
بازگشت