DocumentCode
963404
Title
Decoding of DBEC-TBED Reed-Solomon Codes
Author
Deng, R.H. ; Costello, D.J.,Jr.
Author_Institution
Department of Electrical and Computer Engineering, University of Notre Dame, Notre Dame, IN, USA
Issue
11
fYear
1987
Firstpage
1359
Lastpage
1363
Abstract
A problem in designing semiconductor memories is to provide some measure of error control without requiring excessive coding overhead or decoding time. In LSI and VLSI technology, memories are often organized on a multiple bit (or byte) per chip basis. For example, some 256K bit DRAM´s are organized in 32K ?? 8 bit-bytes. Byte-oriented codes such as Reed-Solomon (RS) codes can provide efficient low overhead error control for such memories. However, the standard iterative algorithm for decoding RS codes is too slow for these applications. In this correspondence we present a special decoding technique for double-byte-error-correcting (DBEC), triple-byte-error-detecting (TBED) RS codes which is capable of high-speed operation. This technique is designed to find the error locations and the error values directly from the syndrome without having to use the iterative algorithm to find the error locator polynomial.
Keywords
Decoding; Equations; Error correction; Polynomials; Byte error correction and detection; Reed-Solomon codes; VLSI memory systems; byte-organized memory systems; error control coding;
fLanguage
English
Journal_Title
Computers, IEEE Transactions on
Publisher
ieee
ISSN
0018-9340
Type
jour
DOI
10.1109/TC.1987.5009476
Filename
5009476
Link To Document