Title :
A fundamental performance limit of optimized 3.3-V sub-quarter-micrometer fully overlapped LDD MOSFET´s
Author :
Bryant, Andres ; El-Kareh, Badih ; Furukawa, Toshiharu ; Noble, Wendell P. ; Nowak, Edward J. ; Schwittek, William ; Tonti, William
Author_Institution :
IBM, Essex Junction, VT, USA
fDate :
5/1/1992 12:00:00 AM
Abstract :
The direct experimental quantification of the relationship between gate-to-drain capacitance (Cgd) and hot-electron reliability (HER) for fully overlapped LDD (FOLD) n-channel MOSFETs (NFETs) is reported. To broaden the applicability and achieve a wide range of FOLD finger lengths, the results are based on devices built using each of three different fabrication techniques. The experimentally observed tradeoff is compared to theoretical calculations to investigate its general and fundamental nature. It is shown that a peak in performance occurs at Leff≈0.20 μm for reliable 3.3-V NFETs with Tox=10 nm. Below 0.20 μm, performance decreases due to the addition of the large FOLD fingers required to maintain adequate HER. This peak in performance can be shifted to Leff≈0.15 μm by introducing FOLD fingers only at the drain end of NFETs. For channel lengths greater than 0.25 μm, the performances of 3.3-V FOLD NFETs and scaled 2.5-V single-diffusion NFETs are nearly equal. However, 2.5-V single-diffusion NFETs begin to offer a significant performance advantage over 3.3-V FOLD NFETs as channel lengths are reduced below 0.25 μm
Keywords :
hot carriers; insulated gate field effect transistors; reliability; 0.15 to 0.25 micron; 10 nm; 3.3 V; FOLD; LDD MOSFETs; channel lengths; experimental quantification; gate-to-drain capacitance; hot-electron reliability; n-channel MOSFETs; performance limit; sub-quarter-micrometer; tradeoff; Degradation; Electrons; Fabrication; Fingers; Implants; MOSFET circuits; Maintenance; Power supplies; Reliability engineering; Voltage;
Journal_Title :
Electron Devices, IEEE Transactions on