Title :
Localized interface trap generation in SILO-isolated MOSFETs during PECVD nitride passivation
Author :
Brassington, Michael P. ; Razouk, Reda R. ; Hu, Chenming
Author_Institution :
Fairchild Res. Center, Palo Alto, CA, USA
fDate :
1/1/1988 12:00:00 AM
Abstract :
The authors report the generation of interface traps during the plasma-enhanced chemical vapor deposition of silicon nitride passivation in MOS structures that utilize a sealed-interface local oxidation scheme (SILO) for device isolation. These traps are highly localized at the boundaries between gate and field oxides, causing enhanced subthreshold conduction. Localized interface traps of this type were not observed in identical MOS structures that use conventional LOCOS (local oxidation of silicon) isolation and were eliminated by thermal anneals at 450°C. Anneals in hydrogen ambients resulted in enhanced rates of hot-carrier-induced degradation. The high densities and localized nature of these anomalous traps make possible a novel mode of device operation in which source-drain conduction is strongly modulated by substrate bias
Keywords :
chemical vapour deposition; hot carriers; insulated gate field effect transistors; interface electron states; passivation; semiconductor technology; MOS structures; PECVD nitride passivation; SILO isolated MOSFET; Si-SiO2-SiN; device isolation; hot-carrier-induced degradation; interface traps; localised traps; sealed-interface local oxidation scheme; source-drain conduction; substrate bias; subthreshold conduction; thermal anneals; Annealing; Chemical vapor deposition; Hydrogen; MOSFETs; Oxidation; Passivation; Plasma chemistry; Plasma devices; Silicon; Subthreshold current;
Journal_Title :
Electron Devices, IEEE Transactions on