DocumentCode :
967854
Title :
Circuit analysis, logic simulation, and design verification for VLSI
Author :
Ruehli, Albert E. ; Ditlow, Gary S.
Author_Institution :
IBM Thomas J. Watson Research Center, Yorktown Heights, NY
Volume :
71
Issue :
1
fYear :
1983
Firstpage :
34
Lastpage :
48
Abstract :
In this paper, we consider computer-aided design techniques for VLSI. Specifically, the areas of circuit analysis, logic simulation and design verification are discussed with an emphasis on time domain techniques. Recently, researchers have concentrated on two general problem areas. One important problem discussed is the efficient, exact-time analysis of large-scale circuits. The other area is the unification of these techniques with logic simulation and design verification technique in so called multimode or multilevel systems.
Keywords :
Analytical models; Circuit analysis; Circuit simulation; Computational modeling; Design automation; Large-scale systems; Logic circuits; Logic design; Time domain analysis; Very large scale integration;
fLanguage :
English
Journal_Title :
Proceedings of the IEEE
Publisher :
ieee
ISSN :
0018-9219
Type :
jour
DOI :
10.1109/PROC.1983.12525
Filename :
1456793
Link To Document :
بازگشت