DocumentCode :
967953
Title :
IC process modeling and topography design
Author :
Neureuther, Andrew R.
Author_Institution :
University of California, Berkeley, CA
Volume :
71
Issue :
1
fYear :
1983
Firstpage :
121
Lastpage :
128
Abstract :
The device features in the third dimension in VLSI affect packing density and circuit performance. Establishing techniques to characterize and design these nonplanar device features is a major goal of the research on IC process modeling and simulation. Simulation is well accepted as a means of optimizing individual lithography, etching, and deposition processes. It is also well suited for studying the complex tradeoffs between conflicting physical mechanisms in the context of complete multistep process sequences. The success of modeling and simulation has created a demand for more extensive models and new applications. IC process modeling and simulation will not only contribute heavily to technology design but also offers a potential window through the layout role bottleneck for more complete design insight and optimization.
Keywords :
Circuit simulation; Design automation; Etching; Integrated circuit modeling; Lithography; Plasma applications; Plasma simulation; Resists; Surfaces; Very large scale integration;
fLanguage :
English
Journal_Title :
Proceedings of the IEEE
Publisher :
ieee
ISSN :
0018-9219
Type :
jour
DOI :
10.1109/PROC.1983.12533
Filename :
1456801
Link To Document :
بازگشت