DocumentCode :
968596
Title :
Robust paradigm for diagnosing hold-time faults in scan chains
Author :
Tzeng, C.-W. ; Hsu, J.-J. ; Huang, S.-Y.
Author_Institution :
Nat. Tsing-Hua Univ., Taipei
Volume :
1
Issue :
6
fYear :
2007
Firstpage :
706
Lastpage :
715
Abstract :
Hold-time violation is a common cause of failure at scan chains. A robust new paradigm for diagnosing such failures is presented. As compared to previous methods, the main advantage of this is the ability to tolerate non-ideal conditions, for example, under the presence of certain core logic faults or for those faults that manifest themselves intermittently. The diagnosis problem is first formulated as a ´delay insertion process´. Upon this formulation, two algorithms - a ´greedy´ algorithm and a so-called ´best-alignment-based´ algorithm - is proposed. Experimental results on a number of practical designs and ISCAS´89 benchmark circuits are presented to demonstrate its effectiveness.
Keywords :
design for testability; fault diagnosis; greedy algorithms; integrated circuit layout; integrated circuit reliability; integrated circuit testing; best-alignment-based algorithm; core logic faults; delay insertion process; greedy algorithm; hold-time faults diagnosis; scan chains;
fLanguage :
English
Journal_Title :
Computers & Digital Techniques, IET
Publisher :
iet
ISSN :
1751-8601
Type :
jour
DOI :
10.1049/iet-cdt:20060205
Filename :
4378469
Link To Document :
بازگشت