DocumentCode :
968619
Title :
MR: a new framework for multilevel full-chip routing
Author :
Yao-Wen Chang ; Shih-Ping Lin
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Volume :
23
Issue :
5
fYear :
2004
fDate :
5/1/2004 12:00:00 AM
Firstpage :
793
Lastpage :
800
Abstract :
In this paper, we propose a novel framework for multilevel full-chip routing considering both routability and performance called MR. The two-stage multilevel framework consists of coarsening, followed by uncoarsening. Unlike the previous multilevel routing, MR integrates global routing, detailed routing, and resource estimation, together at each level of the framework, leading to more accurate routing resource estimation during coarsening and thus facilitating the solution refinement during uncoarsening. Further, the exact routing information obtained at each level makes MR more flexible in dealing with various routing objectives (such as crosstalk, power, etc.). Experimental results show that MR obtains significantly better routing solutions than previous works. For example, for a set of 11 commonly used benchmark circuits, MR achieves 100% routing completion for all circuits, while the previous multilevel routing, the three-level routing, and the hierarchical routing can complete routing for only 2, 0, 2 circuits, respectively. In particular, the number of routing layers used by MR is even smaller. We also have performed experiments on timing-driven routing. The results are also very promising.
Keywords :
circuit layout CAD; circuit simulation; integrated circuit layout; network routing; network topology; benchmark circuits; circuit layout; crosstalk; detailed routing; full-chip routing; global routing; hierarchical routing; multilevel routing; resource estimation; routability; three-level routing; timing optimization; timing-driven routing; Circuits; Crosstalk; Design optimization; Field programmable gate arrays; Partitioning algorithms; Routing; Scalability; Timing; Very large scale integration;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2004.826547
Filename :
1291588
Link To Document :
بازگشت