DocumentCode :
969074
Title :
MOS and bipolar VLSI technologies using electron-beam lithography
Author :
Varnell, Gilbert L. ; Shah, Pradeep L. ; Havemann, Robert H.
Author_Institution :
Texas Instruments Incorporated, Dallas, TX
Volume :
71
Issue :
5
fYear :
1983
fDate :
5/1/1983 12:00:00 AM
Firstpage :
612
Lastpage :
639
Abstract :
Key issues for micrometer and submicrometer MOS and bipolar device fabrication are discussed, including lithography, device and circuit scaling limitations, and process considerations. Lithographic requirements are presented in terms of an overall technology-machine, resist and pattern transfer methods-and an electron-beam alice writing technology is described which satisfies those needs. Viable micrometer and submicrometer MOS and bipolar process technologies are demonstrated by scaling complex LSI circuits to VLSI density using electron lithography. For the MOS case, scaling of static memories is discussed in detail, including fabrication of a 4K SRAM with 1.5-µm minimum feature sizes, 12-15-ns access times, and a chip size of only 6K mil2. A discussion of bipolar device and process scaling issues is highlighted by the successful fabrication of a scaled 16-bit integrated injection logic (I2L) microprocessor with 1.25-µm minimum feature sizes and a clock frequency of 10 MHz with a chip current of only 250 mA.
Keywords :
Circuits; Electrons; Fabrication; Large scale integration; Lithography; Logic devices; Random access memory; Resists; Very large scale integration; Writing;
fLanguage :
English
Journal_Title :
Proceedings of the IEEE
Publisher :
ieee
ISSN :
0018-9219
Type :
jour
DOI :
10.1109/PROC.1983.12645
Filename :
1456913
Link To Document :
بازگشت