DocumentCode :
972801
Title :
Analysis of Clock Jitter in Continuous-Time Sigma–Delta Modulators
Author :
Vasudevan, Vinita
Author_Institution :
Electr. Eng. Dept., Indian Inst. of Technol., Chennai
Volume :
56
Issue :
3
fYear :
2009
fDate :
3/1/2009 12:00:00 AM
Firstpage :
519
Lastpage :
528
Abstract :
One of the factors limiting the performance of continuous-time sigma-delta modulators (CTSDMs) is clock jitter. This jitter can be classified as synchronous and accumulated/long-term jitter. A clock that is derived from a phase-lock loop contains both types of jitter. In this paper, we present a framework that can be used to obtain the output spectrum in the presence of jitter, either synchronous or accumulated or a combination of both. First, a general expression for the output power spectral density (PSD) of the CTSDM in the presence of clock jitter is derived. Based on this, analytical expressions for the output PSD are obtained for particular cases of synchronous and long-term jitter. These are validated against behavioral simulations.
Keywords :
continuous time systems; jitter; phase locked loops; sigma-delta modulation; accumulated jitter; clock jitter; continuous-time sigma-delta modulators; long-term jitter; phase-lock loop; power spectral density; synchronous jitter; Clock jitter; sigma–delta modulator;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2008.2008517
Filename :
4663683
Link To Document :
بازگشت