DocumentCode :
973369
Title :
Statistical techniques for the computer-aided optimization of analog integrated circuit
Author :
Michael, Christopher ; Su, Hua ; Ismail, Mohammed ; Kankunnen, Antti ; Valtonen, Martti
Volume :
43
Issue :
5
fYear :
1996
fDate :
5/1/1996 12:00:00 AM
Firstpage :
410
Abstract :
A CAD tool capable of performing statistical circuit simulation, design, and optimization is described. The core of this tool is a general, CAD-compatible, statistical model which accounts for the effect of device area, transistor bias, and circuit layout on the variation of MOS integrated circuits. The statistical model has been incorporated into an object-oriented circuit simulator, APLAC, which has sufficient flexibility to allow optimization loops within a simulation input deck. The optimization of a two-stage operational amplifier, including the optimization of the standard deviation of the offset voltage, is performed using both steepest descent and constrained optimization techniques as an illustration of this statistical CAD tool. In this example, it is shown that the transistors which cause variations in op-amp circuit performance can be identified and resized in an area-efficient manner to meet a prescribed parametric circuit yield.
Keywords :
Circuit simulation; Constraint optimization; Design automation; Design optimization; Flexible printed circuits; Integrated circuit modeling; MOS integrated circuits; MOSFETs; Object oriented modeling; Operational amplifiers;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Fundamental Theory and Applications, IEEE Transactions on
Publisher :
ieee
ISSN :
1057-7122
Type :
jour
DOI :
10.1109/81.502212
Filename :
502212
Link To Document :
بازگشت