• DocumentCode
    975835
  • Title

    Reliability Analysis of Large Circuits Using Scalable Techniques and Tools

  • Author

    Bhaduri, Debayan ; Shukla, Sandeep K. ; Graham, Paul S. ; Gokhale, Maya B.

  • Author_Institution
    Virginia Polytech Inst. & State Univ., Blacksburg
  • Volume
    54
  • Issue
    11
  • fYear
    2007
  • Firstpage
    2447
  • Lastpage
    2460
  • Abstract
    The rapid development of CMOS and non-CMOS nanotechnologies has opened up new possibilities and introduced new challenges for circuit design. One of the main challenges is in designing reliable circuits from defective nanoscale devices. Hence, there is a need to develop methodologies to accurately evaluate circuit reliability. In recent years, a number of reliability evaluation methodologies based on probabilistic model checking, probabilistic transfer matrices, probabilistic gate models, etc., have been proposed. Scalability has been a concern in the applicability of these methodologies to the reliability analysis of large circuits. In this paper, we develop a general, scalable technique for these reliability evaluation methodologies. Specifically, an algorithm is developed for the model checking-based methodology and implemented in a tool called Scalable, Extensible Tool for Reliability Analysis (SETRA). SETRA integrates the scalable model checking-based algorithm into the conventional computer-aided design circuit design flow. The paper also discusses ways to modify the scalable algorithm for the other reliability estimation methodologies and plug them into SETRA´s extensible framework. Our preliminary experiments show how SETRA can be used effectively to evaluate and compare the robustness of different circuit designs.
  • Keywords
    CMOS integrated circuits; circuit CAD; integrated circuit design; integrated circuit reliability; SETRA; circuit design; circuit reliability; computer-aided design circuit design flow; large circuits; model checking-based methodology; non-CMOS nanotechnologies; scalable extensible tool for reliability analysis; scalable model checking-based algorithm; Algorithm design and analysis; Circuit analysis; Circuit synthesis; Integrated circuit reliability; Laboratories; Logic circuits; Logic gates; Nanoscale devices; Probabilistic logic; Scalability; CMOS; Circuit; Scalable, Extensible Tool for Reliability Analysis (SETRA); computer-aided design (CAD); defects; methodologies; nanoscale; nanotechnology; probabilistic model checking (PMC); probability; reliability; scalability; techniques; tool;
  • fLanguage
    English
  • Journal_Title
    Circuits and Systems I: Regular Papers, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1549-8328
  • Type

    jour

  • DOI
    10.1109/TCSI.2007.907863
  • Filename
    4383233