• DocumentCode
    976010
  • Title

    Fault-Tolerant Nanoscale Processors on Semiconductor Nanowire Grids

  • Author

    Moritz, Csaba Andras ; Wang, Teng ; Narayanan, Pritish ; Leuchtenburg, Michael ; Guo, Yao ; Dezan, Catherine ; Bennaser, Mahmoud

  • Author_Institution
    Univ. of Massachusetts, Amherst
  • Volume
    54
  • Issue
    11
  • fYear
    2007
  • Firstpage
    2422
  • Lastpage
    2437
  • Abstract
    Nanoscale processor designs pose new challenges not encountered in the world of conventional CMOS designs and manufacturing. Nanoscale devices based on crossed semiconductor nanowires (NWs) have promising characteristics in addition to providing great density advantage over conventional CMOS devices. This density advantage could, however, be easily lost when assembled into nanoscale systems and especially after techniques dealing with high defect rates and manufacturing related layout/doping constraints are incorporated. Most conventional defect/fault-tolerance techniques are not suitable in nanoscale designs because they are designed for very small defect rates and assume arbitrary layouts for required circuits. Reconfigurable approaches face fundamental challenges including a complex interface between the micro and nano components required for programming. In this paper, we present our work on adding fault-tolerance to all components of a processor implemented on a 2-D semiconductor NW fabric called nanoscale application specific integrated circuits (NASICs). We combine and explore structural redundancy, built-in nanoscale error correcting circuitry, and system-level redundancy techniques and adapt the techniques to the NASIC fabric. Faulty signals caused by defects and other error sources are masked on-the-fly at various levels of granularity. Faults can be masked at up to 15% rates, while maintaining a 7 density advantage compared to an equivalent CMOS processor at projected 18-nm technology. Detailed analysis of yield, density, and area tradeoffs is provided for different error sources and fault distributions.
  • Keywords
    CMOS integrated circuits; application specific integrated circuits; fault tolerance; integrated circuit design; microprocessor chips; nanotechnology; nanowires; semiconductor nanotubes; 2D semiconductor NW fabric; CMOS designs; fault-tolerant nanoscale processors; nanoscale application specific integrated circuits; nanoscale processor designs; semiconductor nanowire grids; Assembly systems; CMOS process; Circuit faults; Fabrics; Fault tolerance; Manufacturing processes; Nanoscale devices; Process design; Redundancy; Semiconductor device manufacture; Defect tolerance; fault tolerance; nanoscale application specific integrated circuit (NASIC); nanoscale fabrics; nanoscale processors; semiconductor nanowires (NWs);
  • fLanguage
    English
  • Journal_Title
    Circuits and Systems I: Regular Papers, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1549-8328
  • Type

    jour

  • DOI
    10.1109/TCSI.2007.907839
  • Filename
    4383249