Title :
Warpage Prediction and Experiments of Fan-Out Waferlevel Package During Encapsulation Process
Author :
Shang-Shiuan Deng ; Sheng-Jye Hwang ; Huei-Huang Lee
Author_Institution :
Dept. of Mech. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
Abstract :
A wafer level package (WLP) that has a flip chip form and uses thin-film redistribution with solder bumps to connect the package to the printed wiring board directly is discussed in this paper. A liquid molding compound is used for the encapsulation process. Since the thickness of the fan-out WLP is smaller than that in a traditional integrated circuit (IC) package, the fan-out WLP induces more serious warpage. Warpage plays an important role during the IC encapsulation process, and too large a warpage would not let the package proceed to the next manufacturing process. This paper uses an approach that considers both cure- and thermal-induced shrinkages during the encapsulation process to predict the amount of warpage. Cure-induced shrinkage is described by the pressure-volume-temperature-cure (PVTC) equation of the liquid compound. The thermally induced shrinkage is described by the coefficients of thermal expansion of the component materials. The liquid compound properties are obtained by various techniques, such as cure kinetics by differential scanning calorimetry- and cure-induced shrinkage by a PVTC testing machine. These experimental data are used to formulate the PVTC equation. A fan-out WLP is first simulated, and the simulation results are verified with experiments. It is shown that an approach that considers both thermal and cure/compressibility effects can better predict the amount of warpage for the fan-out WLP. The PVTC equation is successfully implemented, and it is verified that warpage is governed by both thermal and cure shrinkages. The amount of warpage after molding could be accurately predicted with this methodology. Simulation results show that cure shrinkage of the liquid compound is the dominant factor responsible for package warpage after encapsulation.
Keywords :
curing; differential scanning calorimetry; encapsulation; flip-chip devices; printed circuit manufacture; solders; thermal expansion; wafer level packaging; IC encapsulation process; PVTC testing machine; coefficients of thermal expansion; component materials; cure kinetics; cure-induced shrinkages; cure/compressibility effects; differential scanning calorimetry; fan-out wafer level package; flip chip; liquid compound properties; liquid molding compound; manufacturing process; pressure-volume-temperature-cure equation; printed wiring board; solder bumps; thermal effects; thermal-induced shrinkages; thin-film redistribution; warpage prediction; Compounds; Encapsulation; Equations; Integrated circuits; Liquids; Mathematical model; Fan-out; pressure–volume–temperature–cure (PVTC); wafer level package; warpage;
Journal_Title :
Components, Packaging and Manufacturing Technology, IEEE Transactions on
DOI :
10.1109/TCPMT.2012.2228005