DocumentCode :
978691
Title :
A simple method for separation of the intrinsic and peripheral junction capacitances in bipolar transistors
Author :
Jo, Myungsuk ; Burk, Dorothea E.
Author_Institution :
Dept. of Electr. Eng., Florida Univ., Gainesville, FL, USA
Volume :
37
Issue :
1
fYear :
1990
fDate :
1/1/1990 12:00:00 AM
Firstpage :
317
Lastpage :
319
Abstract :
A simple technique for extracting the intrinsic and peripheral capacitances from measurements on transistors that are fabricated in the same process but have different emitter areas is presented. The technique has the advantage that no calibration is needed to remove the contact pad and other parasitic capacitances from the measured data. A three-step approach for extracting the zero-bias intrinsic and peripheral junction capacitances, the built-in potential and power dependence for the equivalent bias-dependent capacitances, and the corner capacitance of the peripheral transistor and the parasitic capacitance using transistors with different emitter areas is outlined. The underlying assumptions in this approach are given. The accuracy of the technique is verified by simulations of junction capacitance as a function of bias for individual transistors
Keywords :
bipolar transistors; capacitance measurement; bias-dependent capacitances; bipolar transistors; built-in potential; contact pad; corner capacitance; emitter areas; intrinsic junction capacitances; parasitic capacitance; parasitic capacitances; peripheral junction capacitances; peripheral transistor; power dependence; zero-bias; Analytical models; Bipolar transistors; Capacitance; Electron devices; Electron mobility; Epitaxial layers; Gallium arsenide; HEMTs; MODFETs; Solid state circuits;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/16.43837
Filename :
43837
Link To Document :
بازگشت