DocumentCode :
9793
Title :
An Energy Efficient Multi-Gbit/s NoC Transceiver Architecture With Combined AC/DC Drivers and Stoppable Clocking in 65 nm and 28 nm CMOS
Author :
Hoppner, Sebastian ; Walter, Dennis ; Hocker, Thomas ; Henker, Stephan ; Hanzsche, Stefan ; Sausner, Daniel ; Ellguth, Georg ; Schlussler, Jens-Uwe ; Eisenreich, Holger ; Schuffny, Rene
Author_Institution :
Fac. of Electr. Eng. & Inf. Technol., Tech. Univ. Dresden, Dresden, Germany
Volume :
50
Issue :
3
fYear :
2015
fDate :
Mar-15
Firstpage :
749
Lastpage :
762
Abstract :
This paper presents a network-on-chip (NoC) SerDes transceiver architecture for long distance interconnects in the mm range within MPSoCs. Its source synchronous clocking scheme enables application in GALS systems and allows completely stoppable transceiver clocking for low idle power consumption. A capacitive line driver with combined resistive driver for well defined DC swing is employed and analyzed in detail by simulation studies. It is shown that proper DC swing definition is mandatory for robust operation of long links at high data rates. Prototypes of the transceiver over 6 mm bufferless on-chip interconnect are implemented in both 65 nm and 28 nm CMOS technologies. The 65 nm realization achieves an efficiency of 173 fJ/bit/mm at 90 Gbit/s at 1.25 V and 93 fJ/bit/mm at 45 Gbit/s low speed mode at 0.9 V. The 28 nm realization achieves 81 fJ/bit/mm at 72 Gbit/s at 1.05 V and 64 fJ/bit/mm at 36 Gbit/s low speed mode at 0.95 V. The transceiver can be seamlessly integrated as black box point-to-point connection into heterogeneous MPSoC NoCs to enable ultra-compact toplevel floorplan realization and increased energy efficiency. An example of a 20-core MPSoC in 65 nm CMOS technology with 10 serial NoC transceivers is presented.
Keywords :
CMOS integrated circuits; driver circuits; energy conservation; integrated circuit interconnections; integrated circuit layout; multiprocessing systems; network-on-chip; AC-DC driver; CMOS technology; DC swing; GALS system; SerDes transceiver architecture; bit rate 36 Gbit/s; bit rate 45 Gbit/s; bit rate 72 Gbit/s; bit rate 90 Gbit/s; black box point-to-point connection; bufferless on-chip interconnection; capacitive line driver; combined resistive driver; energy efficient multiGbit/s NoC transceiver architecture; heterogeneous MPSoC NoC; long distance interconnection; low idle power consumption; network-on-chip; size 28 nm; size 65 nm; source synchronous clocking scheme; stoppable clocking; ultracompact toplevel floorplan realization; voltage 0.9 V; voltage 0.95 V; voltage 1.05 V; voltage 1.25 V; Bandwidth; CMOS integrated circuits; Clocks; Integrated circuit interconnections; Semiconductor device modeling; System-on-chip; Transceivers; GALS; MPSoC; NoC; on-chip communication; transceiver;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2014.2381637
Filename :
7004881
Link To Document :
بازگشت