DocumentCode :
979989
Title :
Power Estimation of Embedded Multiplier Blocks in FPGAs
Author :
Jevtic, Ruzica ; Carreras, Carlos
Author_Institution :
Dept. de Ing. Electron., Univ. Politec. de Madrid, Madrid, Spain
Volume :
18
Issue :
5
fYear :
2010
fDate :
5/1/2010 12:00:00 AM
Firstpage :
835
Lastpage :
839
Abstract :
The use of embedded multiplier blocks has become a norm in DSP applications due to their high performance and low power consumption. However, as their implementation details in commercial field-programmable gate arrays are not available to users, and the power estimates given by the tested low-level tool are not accurate enough to validate high-level models, the work on power estimation of these blocks is very limited. We present a dynamic power estimation methodology for the embedded multipliers in Xilinx Virtex-II Pro chips. The methodology is an adaptation of an existing power estimation method for lookup-table-based components and uses information about the type of architecture of the embedded block. The power model is characterized and verified by on-board measurements and is ready for integration with high-level power optimization techniques. The experimental results show that the average accuracy of the model is higher than the average accuracy of the low-level commercial tool.
Keywords :
embedded systems; field programmable gate arrays; table lookup; DSP application; FPGA; Xilinx Virtex-II Pro chips; dynamic power estimation; embedded multiplier blocks; embedded multipliers; field-programmable gate arrays; high-level power optimization; lookup table; Embedded multipliers; field-programmable gate array (FPGA); power estimation;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2009.2015326
Filename :
5031904
Link To Document :
بازگشت