DocumentCode :
980240
Title :
Neural-network-based parasitic modeling and extraction verification for RF/millimeter-wave integrated circuit design
Author :
Sen, Padmanava ; Woods, Wayne H. ; Sarkar, Saikat ; Pratap, Rana J. ; Dufrene, Brian M. ; Mukhopadhyay, Rajarshi ; Lee, Chang-Ho ; Mina, Essam F. ; Laskar, Joy
Author_Institution :
Sch. of Electr. & Comput. Eng., Georgia Inst. of Technol., Atlanta, GA
Volume :
54
Issue :
6
fYear :
2006
fDate :
6/1/2006 12:00:00 AM
Firstpage :
2604
Lastpage :
2614
Abstract :
This paper reports an interconnect modeling approach for RF and millimeter-wave integrated circuits (ICs) using neural network models and a novel parasitic extraction verification procedure using automatically generated test structures. The effects of the parasitics in RF/millimeter-wave ICs are investigated with special focus on the parasitic inductances, since they are not evaluated by most of the commercially available extraction tools. State-of-the-art silicon-based multilayer RF process parameters are utilized to extract the resistive, the capacitive, and the inductive components of the layout interconnects. Neural network models are developed using electromagnetic (EM) simulation results of a set of passive interconnect structures. In addition, an automated layout generation methodology is used for the verification of the parasitic extraction methodologies. The proposed verification approach is demonstrated using automatically generated passive test structures and ring oscillators. The effects of parasitics are also investigated in voltage-controlled oscillators (VCOs) and amplifiers for millimeter-wave applications, and the neural models are verified using 30-GHz VCO measurement results. Hence, we present a complete modeling report of layout interconnect parasitics in RF/millimeter-wave integrated circuits as well as a novel verification procedure to validate non-EM analytical or neural models
Keywords :
MIMIC; formal verification; integrated circuit design; integrated circuit modelling; neural nets; radiofrequency integrated circuits; voltage-controlled oscillators; 30 GHz; RF integrated circuit design; automated layout generation methodology; automatically generated test structures; extraction verification; interconnect modeling; millimeter wave integrated circuit design; neural-network-based parasitic modeling; parasitic extraction; parasitic inductances; silicon-based multilayer RF process parameters; tool verification; voltage-controlled oscillators; Automatic testing; Circuit testing; Integrated circuit interconnections; Integrated circuit modeling; Millimeter wave integrated circuits; Millimeter wave measurements; Millimeter wave technology; Neural networks; Radio frequency; Voltage-controlled oscillators; Neural network; parasitic extraction; parasitic inductances; tool verification;
fLanguage :
English
Journal_Title :
Microwave Theory and Techniques, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9480
Type :
jour
DOI :
10.1109/TMTT.2006.872926
Filename :
1643595
Link To Document :
بازگشت