DocumentCode :
980260
Title :
Power-Aware Design of Nanometer MCML Tapered Buffers
Author :
Alioto, Massimo ; Palumbo, Gaetano
Author_Institution :
Univ. di Siena, Siena
Volume :
55
Issue :
1
fYear :
2008
Firstpage :
16
Lastpage :
20
Abstract :
A strategy to design MOS current-mode logic (MCML) tapered buffers is discussed. Closed-form expressions of the speed and the power consumption of MCML tapered buffers are first derived. Then, analytical criteria are presented to explore the power-delay design space and properly size the number of stages and the current tapering factor under a speed/power constraint. These criteria incorporate deep-submicron effects and are simple enough to be used in pencil-and-paper calculations. Being general and independent of the process adopted, the proposed design strategy allows for gaining an insight into the interdependence of design parameters, technology parameters and performance. Moreover, the proposed models of the delay/power consumption under assigned constraints allow the designer to predict the achievable performance before actually carrying out the design. Results are validated by means of Spectre simulations on a 90-nm CMOS technology.
Keywords :
CMOS logic circuits; buffer circuits; current-mode logic; integrated circuit design; low-power electronics; CMOS; MOS current-mode logic tapered buffers; deep-submicron effects; design strategy; nanometer MCML tapered buffers; power-aware design; power-delay design space; CMOS logic circuits; CMOS technology; Capacitance; Delay; Energy consumption; Integrated circuit technology; Logic circuits; Logic design; Semiconductor device modeling; Space technology; Buffer; CMOS; MOS current-mode logic (MCML); high speed; integrated circuit; low power; source-coupled logic (SCL);
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2007.906983
Filename :
4384442
Link To Document :
بازگشت