DocumentCode :
981234
Title :
A 5-bit 3.2-GS/s Flash ADC With a Digital Offset Calibration Scheme
Author :
Lin, Ying-Zu ; Lin, Cheng-Wu ; Chang, Soon-Jyh
Author_Institution :
Dept. of Electr. Eng., Nat. Cheng-Kung Univ., Tainan, Taiwan
Volume :
18
Issue :
3
fYear :
2010
fDate :
3/1/2010 12:00:00 AM
Firstpage :
509
Lastpage :
513
Abstract :
In high-speed Flash analog-to-digital converters (ADCs), preamplifiers are often placed in front of a comparator to reduce metastability errors and enhance comparison speed. The accuracy of a Flash ADC is mainly limited by the random offsets of preamplifiers and comparators. This paper presents a 5-b Flash ADC with a digital random offset calibration scheme. For calibration, programmable resistive devices are used as the loading devices of the second-stage preamplifiers. By adjusting the calibration resistors, the input-referred offset voltage of each comparator is reduced to be less than 1/2 LSB. Fabricated in a 0.13-??m CMOS process, experimental results show that the ADC consumes 120 mW from a 1.2-V supply and occupies a 0.18- mm2 active area. After calibration, the peak differential non-linearity (DNL) and integral non-linearity (INL) are 0.24 and 0.39 LSB, respectively. At 3.2-GS/s operation, the effective number of bits is 4.54 b, and the effective resolution bandwidth is 600 MHz. This ADC achieves figures of merit of 3.07 and 4.30 pJ/conversion-step at 2 and 3.2 GS/s, respectively.
Keywords :
analogue-digital conversion; comparators (circuits); preamplifiers; random processes; calibration resistors; comparator; digital offset calibration scheme; digital random offset calibration scheme; flash ADC; flash analog-to-digital converters; input-referred offset voltage; integral nonlinearity; loading devices; metastability errors; peak differential nonlinearity; power 120 mW; programmable resistive devices; random offsets; resolution bandwidth; second-stage preamplifiers; size 0.13 mum; voltage 1.2 V; Digital calibration; Flash ADC; digitally assisted analog-to-digital converter (ADC); high-speed data converter; offset calibration;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2009.2013628
Filename :
5034721
Link To Document :
بازگشت