• DocumentCode
    984572
  • Title

    PIAF: efficient IC floor planning

  • Author

    Jabri, Marwan A. ; Skellern, David J.

  • Author_Institution
    Sch. of Electr. Eng., Sydney Univ., NSW, Australia
  • Volume
    4
  • Issue
    2
  • fYear
    1989
  • Firstpage
    33
  • Lastpage
    45
  • Abstract
    The authors present a method for selecting an efficient rectangular topology for IC floor plans. PIAF´s floor-planning strategy separates generation and testing, which greatly reduces solution space and confines domain knowledge. Consequently, they have exploited concepts of functional and physical design representation to extract domain knowledge. The authors introduce and discuss IC design-tool limitations. PIAF´s structure, its floor-planning strategy, implementations of its KBS tasks, and its context structure are regarded as unique. The authors conclude that although PIAF is still experimental, its good results prove that IC floor planning is a successful application domain for knowledge-based programming techniques.<>
  • Keywords
    circuit layout CAD; expert systems; IC floor planning; PIAF; domain knowledge; functional design; knowledge based system; knowledge-based programming; physical design representation; rectangular topology; Automation; Circuit optimization; Circuit synthesis; Circuit topology; Fabrication; Floors; Integrated circuit interconnections; Packaging; Shape; Silicon;
  • fLanguage
    English
  • Journal_Title
    IEEE Expert
  • Publisher
    ieee
  • ISSN
    0885-9000
  • Type

    jour

  • DOI
    10.1109/64.24920
  • Filename
    24920