Title :
Accurate channel length extraction by split C-V measurements on short-channel MOSFETs
Author :
Severi, S. ; Curatola, G. ; Kerner, C. ; De Meyer, K.
Author_Institution :
IMEC, Heverlee, Belgium
fDate :
7/1/2006 12:00:00 AM
Abstract :
This paper investigates the extraction of channel length from split current-voltage (C-V) measurements of small gate length PMOS transistors. Using device simulations, including quantum-mechanical effects, scanning spreading resistance measurements, and process simulations, the authors correlate the variation of the overlap capacitance with the gate voltage, and the length of the lateral junction doping profile. It is suggested that an accurate extraction of the metallurgical and effective gate length can be obtained from C-V measurements subtracting the overlap capacitance at VG=VFB and VG=VFB+0.8V.
Keywords :
MOSFET; capacitance measurement; electric current measurement; semiconductor device measurement; voltage measurement; PMOS transistors; channel length extraction; current-voltage measurements; device simulations; gate voltage; lateral junction doping profile; overlap capacitance; process simulations; quantum-mechanical effects; short-channel MOSFET; split C-V measurements; Capacitance measurement; Current measurement; Doping profiles; Electrical resistance measurement; Length measurement; MOSFETs; Rapid thermal annealing; Scanning electron microscopy; Uncertainty; Voltage; Capacitance measurement; MOSFETs; p-n junctions; simulation;
Journal_Title :
Electron Device Letters, IEEE
DOI :
10.1109/LED.2006.877711