DocumentCode :
985924
Title :
Boundary walking test: an accelerated scan method for greater system reliability
Author :
Chan, John C.
Author_Institution :
IBM Corp., Austin, TX, USA
Volume :
41
Issue :
4
fYear :
1992
fDate :
12/1/1992 12:00:00 AM
Firstpage :
496
Lastpage :
503
Abstract :
Printed circuit board (PCB) interconnect test and reliability is addressed. The boundary scan test methodology proposed in the IEEE standard 1149.1 is reviewed, and its limitation is critically analyzed. Based on this, a technique is proposed to automate the interconnect wiring test, which is performed as part of the power-on self-test. Essential to the idea is the use of a walking sequence for test stimulus, and response compression by the multiple input signature registers (MISRs). The salient feature is its simplicity of operation. Unlike the existing boundary-scan methodology, interconnects are tested via on-site test generation; faults are detected by comparing the content of the MISR with the anticipated response. Formal analysis shows that the technique has a high test-coverage for the most common defects. As a result, PCB interconnect testing can be accomplished as part of the power-on self-test without external test fixtures
Keywords :
boundary scan testing; built-in self test; circuit reliability; printed circuit testing; MISR; PCB interconnect test; accelerated scan method; boundary scan test; interconnect wiring test; multiple input signature registers; power-on self-test; printed circuit boards; reliability; response compression; walking sequence; Automatic testing; Built-in self-test; Circuit testing; Distributed power generation; Integrated circuit interconnections; Legged locomotion; Life estimation; Performance evaluation; Printed circuits; Wiring;
fLanguage :
English
Journal_Title :
Reliability, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9529
Type :
jour
DOI :
10.1109/24.249572
Filename :
249572
Link To Document :
بازگشت