DocumentCode :
986500
Title :
Yield enhancement of bit level systolic array chips using fault tolerant techniques
Author :
McCanny, J.V. ; McWhirter, John G.
Author_Institution :
Royal Signals & Radar Establishment, Great Malvern, UK
Volume :
19
Issue :
14
fYear :
1983
Firstpage :
525
Lastpage :
527
Abstract :
Methods by which bit level systolic array chips can be made fault tolerant are discussed briefly. Using a simple analysis based on both Poisson and Bose-Einstein statistics we demonstrate that such techniques can be used to obtain significant yield enhancement. Alternatively, the dimensions of an array can be increased considerably for the same initial (nonfault tolerant) chip yield.
Keywords :
computerised signal processing; fault tolerant computing; integrated logic circuits; large scale integration; Bose-Einstein statistics; Poisson statistics; VLSI; bit level systolic array chips; fault tolerant techniques; yield enhancement;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:19830357
Filename :
4247849
Link To Document :
بازگشت