DocumentCode :
986897
Title :
A 6-bit 1.2-GS/s low-power flash-ADC in 0.13-μm digital CMOS
Author :
Sandner, Christoph ; Clara, Martin ; Santner, Andreas ; Hartig, Thomas ; Kuttner, Franz
Author_Institution :
Dev. Center Villach, Infineon Technol. Austria, Villach, Austria
Volume :
40
Issue :
7
fYear :
2005
fDate :
7/1/2005 12:00:00 AM
Firstpage :
1499
Lastpage :
1505
Abstract :
We present a 6-bit 1.2-GS/s flash-ADC with wide analog bandwidth and low power, realized in a standard digital 0.13 μm CMOS copper technology. Employing capacitive interpolation gives various advantages when designing for low power: no need for a reference resistor ladder, implicit sample-and-hold operation, no edge effects in the interpolation network (as compared to resistive interpolation), and a very low input capacitance of only 400 fF, which leads to an easily drivable analog converter interface. Operating at 1.2 GS/s the ADC achieves an effective resolution bandwidth (ERBW) of 700 MHz, while consuming 160 mW of power. At 600 MS/s we achieve an ERBW of 600 MHz with only 90 mW power consumption, both from a 1.5 V supply. This corresponds to outstanding figure-of-merit numbers (FoM) of 2.2 and 1.5 pJ/convstep, respectively. The module area is 0.12 mm2.
Keywords :
CMOS digital integrated circuits; analogue-digital conversion; low-power electronics; 0.12 mm; 1.5 V; 160 mW; 400 fF; 6 bit; 600 MHz; 700 MHz; 90 mW; CMOS copper technology; analog converter interface; capacitive interpolation; data converter; digital CMOS; interpolation network; low-power flash ADC; reference resistor ladder; resistive interpolation; sample-and-hold operation; Bandwidth; Broadband amplifiers; CMOS technology; Capacitance; Circuits; Copper; Energy consumption; Interpolation; Linearity; Resistors; Capacitive interpolation; data converter; flash ADC; sampling;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2005.847215
Filename :
1458993
Link To Document :
بازگشت