Title :
Efficiency of body biasing in 90-nm CMOS for low-power digital circuits
Author :
Von Arnim, Klaus ; Borinski, Eduardo ; Seegebrecht, Peter ; Fiedler, Horst ; Brederlow, Ralf ; Thewes, Roland ; Berthold, Jörg ; Pacha, Christian
Author_Institution :
Infineon Technol., Corporate Res., Munich, Germany
fDate :
7/1/2005 12:00:00 AM
Abstract :
The efficiency of body biasing for leakage reduction and performance improvement in a 90-nm CMOS low-power technology with triple-well option is evaluated. Static measurements of single devices and dynamic measurements of ring oscillators and 32-b parallel prefix adders are presented. Whereas forward biasing still provides a significant performance improvement of up to 37% for low-leakage devices with 2.2-nm gate oxide thickness, the application of reverse biasing to reduce subthreshold leakage currents is inefficient due to additional leakage currents such as gate leakage and gate-induced drain leakage. Experimental results confirm that, in 90-nm CMOS circuits, the efficiency of body biasing strongly depends on the device type and operating temperature. Moreover, the impact of the zero-temperature coefficient point on static device and dynamic circuit performance is investigated.
Keywords :
CMOS digital integrated circuits; leakage currents; low-power electronics; 2.2 nm; 90 nm; CMOS digital integrated circuits; adders; body biasing; digital circuits; drain leakage; forward biasing; leakage currents; leakage reduction; low-power technology; ring oscillators; static device; zero-temperature coefficient point; Adders; CMOS digital integrated circuits; CMOS technology; Circuit optimization; Digital circuits; Gate leakage; Leakage current; Ring oscillators; Subthreshold current; Temperature dependence; Body biasing; CMOS digital integrated circuits; zero-temperature coefficient point;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2005.847517