DocumentCode :
987433
Title :
The Current Sharing Optimization of Paralleled IGBTs in a Power Module Tile Using a PSpice Frequency Dependent Impedance Model
Author :
Azar, R. ; Udrea, R. ; Wai Tung Ng ; Dawson, F. ; Findlay, W. ; Waind, P.
Author_Institution :
SNC-Lavalin Inc., Montreal
Volume :
23
Issue :
1
fYear :
2008
Firstpage :
206
Lastpage :
217
Abstract :
A full circuit model of an insulated gate bipolar transistor (IGBT) power module tile is obtained using electro-magnetic analysis. A skin depth analysis on the copper and bonding wire interconnects shows that the commonly used low frequency RLC models are not adequate for power modules and reveals the necessity for a frequency dependent impedance. A method is adapted for the design of an f-dependent module tile design circuit for the first time. It is found that the importance of skin depth becomes vital especially for lower voltage ratings and faster edge rate devices as the Fourier transform becomes shifted towards higher frequencies. Analysis of the current sharing capability of the IGBTs as a function of the tile layout showed that an asymmetrical tile yields a faster response from the nearer IGBTs during inductive turn-off and an unbalanced sharing of the reverse recovery current during turn-on. A symmetric tile layout is developed. It is found that the faster current fall-time during turn-off is compensated by higher current tail oscillations thereby bringing no major improvement to the turn-off energy. During turn-on however, the reverse recovery and IGBT turn-on energy dissipation are equally distributed between the IGBTs. Simulating device imbalances also shows that threshold voltage variations have a significant effect on the current and energy sharing at turn-on whereas injection efficiency imbalances have a large influence on turn-off characteristics. The effect of device imbalances is found to decrease for a highly symmetric tile design. It is also shown that equally higher IGBT temperatures tend to improve current sharing so that IGBT module design emphasis should be placed rather on minimizing any differences in the IGBT junction temperatures. The model developed allows PSpice simulation of characteristics previously obtained only through measurements. The impact of the layout design on issues such as cross-talk, mutual inductance and ground bounce m- y be quickly and accurately assessed for an optimal current sharing capability.
Keywords :
Fourier transforms; SPICE; insulated gate bipolar transistors; interconnections; power bipolar transistors; power field effect transistors; semiconductor device models; Fourier transform; PSpice frequency dependent impedance model; bonding wire interconnects; copper wire interconnects; current sharing optimization; current tail oscillations; electro-magnetic analysis; injection efficiency imbalances; insulated gate bipolar transistor; junction temperatures; low-frequency RLC models; paralleled IGBT; power module tile design; skin depth analysis; turn-off energy; turn-on energy dissipation; Bonding; Copper; Frequency dependence; Impedance; Insulated gate bipolar transistors; Multichip modules; RLC circuits; Frequency dependent impedance; PSpice; insulated gate bipolar transistor (IGBT); module; sharing; tile;
fLanguage :
English
Journal_Title :
Power Electronics, IEEE Transactions on
Publisher :
ieee
ISSN :
0885-8993
Type :
jour
DOI :
10.1109/TPEL.2007.909182
Filename :
4389060
Link To Document :
بازگشت