Title :
Faulty behavior of storage elements and its effects on sequential circuits
Author :
Al-Assadi, Waleed K. ; Malaiya, Yashwant K. ; Jayasumana, Anura P.
Author_Institution :
Colorado State Univ., Fort Collins, CO, USA
Abstract :
It is often assumed that the faults in storage elements (SEs) can be modeled as output/input stuck-at faults of the element. They are implicitly considered equivalent to the stuck-at faults in the combinational logic surrounding the SE cells. Transistor-level faults in common SEs are examined here. A more accurate higher level fault model for elementary SEs that better represents the physical failures is presented. It is shown that a minimal (stuck-at) model may be adequate if only modest fault coverage is desired. The enhanced model includes some common fault behaviors of SEs that are not covered by the minimal fault model. These include data-feedthrough and clock-feedthrough behaviors, as well as problems with logic level retention. Fault models for complex SE cells can be obtained without a significant loss of information about the structure of the circuit. The detectability of feedthrough faults is considered.<>
Keywords :
fault location; logic testing; sequential circuits; clock-feedthrough behavior; data-feedthrough behavior; fault behaviors; fault coverage; fault detectability; fault model; logic level retention; physical failures; sequential circuits; storage elements; transistor-level faults; Circuit faults; Circuit testing; Clocks; Digital circuits; Electrical fault detection; Fault detection; Logic circuits; Logic testing; Physics computing; Sequential circuits;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on