Title :
Test of data retention faults in CMOS SRAMs using special DFT circuitries
Author :
Champac, V.H. ; Avendaño, V.
Author_Institution :
Nat. Inst. for Astrophys., Puebla, Mexico
fDate :
4/12/2004 12:00:00 AM
Abstract :
Data retention faults in CMOS SRAMs are tested by sensing the voltage at the data bus lines. Sensing the voltage at one of the data bus lines with proper DFT (design for testability) reading circuitry allows the fault-free memory cells to be discriminated from the defective cell(s). Two required DFT circuitries for applying this technique are proposed. The cost of the proposed approach in terms of area, test time and performance degradation is analysed. A CMOS memory array with the proposed DFT circuitries has been designed and fabricated. The experimental results show the feasibility of this technique.
Keywords :
CMOS memory circuits; SRAM chips; design for testability; failure analysis; integrated circuit testing; CMOS SRAM; CMOS memory array; data bus lines; data retention fault testing; design for testability reading circuitry; fault-free memory cells; special DFT circuitries; test time; voltage sensing;
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings -
DOI :
10.1049/ip-cds:20040431