DocumentCode :
994735
Title :
Design for test using partial parallel scan
Author :
Lee, Sunggu ; Shin, Kang G.
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Michigan Univ., Ann Arbor, MI, USA
Volume :
9
Issue :
2
fYear :
1990
fDate :
2/1/1990 12:00:00 AM
Firstpage :
203
Lastpage :
211
Abstract :
Traditional scan design techniques such as level-sensitive scan design, scan path, and random-access scan suffer from the drawback that the extra test application effort (which includes both time and memory) required is directly proportional to the number of latches and can become quite significant. A scan design technique termed partial parallel scan which reduces test application effort by one to two orders of magnitude is presented. Theoretical and practical aspects of the design method are discussed. The practical use of the partial parallel scan technique has been demonstrated with an LSI circuit and a VLSI circuit designed using silicon compiler tools
Keywords :
VLSI; circuit CAD; integrated circuit testing; large scale integration; logic CAD; logic testing; CAD; LSI circuit; VLSI circuit; logic design; logic testing; partial parallel scan; scan design techniques; silicon compiler tools; Circuit faults; Circuit testing; Design automation; Design for testability; Design methodology; Hardware; Large scale integration; Latches; Switches; Very large scale integration;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.46787
Filename :
46787
Link To Document :
بازگشت