Title :
MEC3-a pipelined zero suppression and trigger matching chip
Author :
Mota, M. ; Gomes, P. ; Christiansen, J.
Author_Institution :
LIP, Lisbon, Portugal
fDate :
8/1/1995 12:00:00 AM
Abstract :
The MEC3 chip is a demonstrator of the general purpose MEC architecture. This architecture is intended for the digital front-end of detector channels where the detector signal is sampled at constant rate. In addition to simple storage during the first level trigger latency, data of interest are extracted by zero suppression and trigger matching. An event synchronized read-out interface takes care of merging event data from several channels. The three main ports (1: sampled data in, 2: trigger and 3: read-out), can run completely asynchronously. The synchronization of the three ports inside the chip is performed at the event level by the use of time tags and FIFOs. Zero suppression is performed by adaptive thresholding that takes baseline variations into account. In addition a programmable FIR filter is available to process the signal before the pulse detection thresholding. Trigger matching is done by a comparison between time tags of the extracted pulses and the trigger decision. All functions are implemented with a high level of programmability to accommodate different signal characteristics. Also special handling of channel pile-up and clustering has been included. Extensive simulations at behavioral level have been performed to optimize the architecture and an ASIC has finally been implemented with standard cells in a 1.0 μm CMOS process
Keywords :
CMOS digital integrated circuits; application specific integrated circuits; detector circuits; digital readout; digital signal processing chips; high energy physics instrumentation computing; nuclear electronics; pipeline processing; synchronisation; trigger circuits; ASIC; CMOS process; FIFO; MEC3 chip; adaptive thresholding; baseline variations; channel clustering; channel pileup; digital front-end; event data merging; event synchronized readout interface; first level trigger latency; general purpose MEC architecture demonstrator; pipelined zero suppression chip; programmable FIR filter; pulse detection thresholding; radiation detector circuit; synchronization; time tags; trigger matching chip; zero suppression; Application specific integrated circuits; Buffer storage; Data mining; Delay; Detectors; Filtering; Finite impulse response filter; Large Hadron Collider; Signal detection; Signal processing;
Journal_Title :
Nuclear Science, IEEE Transactions on