DocumentCode :
995981
Title :
Two-dimensional IC layout compaction based on topological design rule checking
Author :
Valainis, John ; Kaptanoglu, Sinan ; Liu, Erwin ; Suaya, Robert
Author_Institution :
Schlumberger Palo Alto Res. Lab., CA, USA
Volume :
9
Issue :
3
fYear :
1990
fDate :
3/1/1990 12:00:00 AM
Firstpage :
260
Lastpage :
275
Abstract :
An effective approach to two-dimensional compaction of VLSI circuit layouts is discussed. Active devices are described in terms of circular primitives called bubbles. The wires are treated topologically in that no geometric representation is used for them during compaction. This avoids expensive geometrical manipulations of the wires. Cells are compacted by moving bubbles one at a time along design rule preserving paths so as to minimize a cost function directly related to the size of the cell. Geometrical realizations of the wires are reconstructed at the end of the compaction process. The resulting routing has minimum wire length for each wire
Keywords :
VLSI; circuit layout CAD; network topology; CAD; IC layout compaction; VLSI circuit layouts; active device description; bubbles; cell size; circular primitives; computer aided design; cost function minimisation; design rule preserving paths; minimum wire length; reconstruction algorithm; routeing; routing; topological design rule checking; two-dimensional compaction; CMOS technology; Compaction; Costs; Geometry; Helium; Integrated circuit layout; Laboratories; Routing; Very large scale integration; Wires;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.46802
Filename :
46802
Link To Document :
بازگشت