DocumentCode
997452
Title
The performance improvement of a photo card reader by the use of a high-integration chip solution with double FIFO buffers
Author
Bai, Ying-Wen ; Liu, Chang-Chih
Author_Institution
Dept. of Electron. Eng., Fu Jen Catholic Univ., Taipei, Taiwan
Volume
51
Issue
2
fYear
2005
fDate
5/1/2005 12:00:00 AM
Firstpage
329
Lastpage
334
Abstract
The insufficient bandwidth of SDRAM access has created a bottleneck in the performance of displaying and processing when used in previous design of the photo card reader. In this paper, we propose three ways to overcome this drawback. First, we double the clock rate of the SDRAM operation to increase the amount of the memory bandwidth. Second, we use a dual port design of the SDRAM with a double buffer for the strip module to increase the usage efficiency of the bandwidth. Third, we also use a double buffer for the mem_ctrl module to increase the usage efficiency of the bandwidth. Using the extra gate counts of double FIFO buffers results in an increase of 3.3% from the previous system. Our new design has an improvement in the processing speed of about 4.4 times for displaying photos.
Keywords
SRAM chips; buffer storage; digital photography; memory cards; smart cards; SDRAM; clock rate; double FIFO buffer; dual port design; high-integration chip solution; photo card reader; Application specific integrated circuits; Bandwidth; Clocks; Consumer electronics; Digital cameras; Home appliances; Marketing and sales; Measurement; SDRAM; Strips;
fLanguage
English
Journal_Title
Consumer Electronics, IEEE Transactions on
Publisher
ieee
ISSN
0098-3063
Type
jour
DOI
10.1109/TCE.2005.1467967
Filename
1467967
Link To Document